Разработка и аппаратная реализация декодера помехоустойчивого полиномиального кода (15, 8, 3), исправляющего пакетные ошибки, на ПЛИС
| Parent link: | Информационные технологии в науке, управлении, социальной сфере и медицине: сборник научных трудов III Международной научной конференции, 23-26 мая 2016 г., Томск.— , 2016 Ч. 1.— 2016.— [С. 736-738] |
|---|---|
| Main Author: | |
| Corporate Author: | |
| Other Authors: | , |
| Summary: | Заглавие с титульного экрана This article presents the structure, on which based the implementation of highspeed error-correcting decoder by polynomial code, which can correct burst errors, based on the cyclic decoding algorithm. In order to increase the decoder performance, a series circuit has been replaced by the combination. In addition to implementation, decoder was tested to confirm its efficiency in finding and correcting the burst errors, which can reach three consecutive bits. Also, in order to ensure its performance, was carried out comparative analysis of the combinational circuit and decoder, correcting the same number of errors, but with the memory elements. A comparative analysis clearly received confirmation of the decoder performance, built on combinational logic circuits without using of memory elements. |
| Published: |
2016
|
| Series: | Информационные технологии в телекоммуникационных и облачных вычислениях |
| Subjects: | |
| Online Access: | http://earchive.tpu.ru/handle/11683/31403 |
| Format: | Electronic Book Chapter |
| KOHA link: | https://koha.lib.tpu.ru/cgi-bin/koha/opac-detail.pl?biblionumber=619592 |